# Rama University Uttar Pradesh, Kanpur Faculty of Engineering & Technology Ref: RU/FET/ECE/BOS/2017/001 Dated: 25/04/2017 Faculty of Engineering & Technology # Department of Electronics & Communication Engineering # Minutes of Meeting # Boards of Studies A meeting of Boards of Studies of Electronics & Communication Engineering, FET was held on 22/04/2017 (Saturday) at 2:30 PM. in conference room of FET. The following members were present: 1. Mr. Samir Kumar Mishra Chairperson 2. Mr. Raghvendra Singh Member 3. Mr. Vijiya Dalawai Member The following members agreed to review the minutes in Delhi. 1. Prof. Shyam Akashe External Member 2. Mr. Sunil Kumar Panday External Member ### Agenda: # 1. Action Taken Report (ATR) on Minutes of Previous Meeting. The BOS committee confirmed the minutes of the BOS meeting held on 23/04/2016. 2. Review of the existing program and their curricula. | S.<br>No. | Item No. | Existing | Recommendation /Action<br>Taken | |-----------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | To Conceder the revised evaluation scheme & syllabus for M.Tech students admitted in the session 2017-18. | As per the instruction of Dean Academics, FET the evaluation scheme shall be revised. The following changes were proposed: Semester III: In Departmental Elective-II The Course content of Subject Code MEC-023 (Microcontroller based system design) has been revised with approx 22% changes in the content. | The BOS consider the revise syllabus for M.Tech student admitted in the session 2017 18. and recommended for approval by the Academi Council with following suggestion The course content of MHD also should be added. Attached Revised Evaluation Scheme and syllabi (Annexure:1) | # Rama University Uttar Pradesh, Kanpur Faculty of Engineering & Technology | | | · | | |---|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | To Conceder the revised evaluation scheme & syllabus for M.Tech students admitted in the session 2017-18. | <ul> <li>The following changes were proposed: Semester III: <ul> <li>In Departmental Elective-III</li> <li>The Course content of Subject Code MEC-032 (Memory</li> <li>Technologies) has been revised with approx 22% changes in the content.</li> <li>Semester II</li> </ul> </li> <li>In Departmental Elective-I a new subject- MEC-012 (Switching Theory and Logic Design) may be added. <ul> <li>The Course content of Subject Code MEC-201 (Digital VLSI Circuit ) has been revised with approx 25% changes in the content.</li> <li>The Course content of Subject Code MEC-202 (Advance Microprocessor &amp; Microcontroller) has been revised with approx 23% changes in the content.</li> <li>The Course content of Subject Code MEC-203 (Low Power VLSI Design) has been revised with approx 21% changes in the content.</li> <li>In Advanced VLSI LAB (MEC-251) List of experiment has been revised with</li> </ul> </li> </ul> | The BOS consider the revised syllabus for M.Tech students admitted in the session 2017-18. and recommended for approval by the Academic Council with following suggestion. • The subject (MEC-012) Revise in Departmental Elective-I should be 4. • Experiment List of Advance Microprocessor & Microprocessor & Microcontroller Lab (MEC-252) should be also revised. Attached Revised Evaluation Scheme and syllabi (Annexure:2) | | | | Power VLSI Design) has been revised with approx 21% changes in the content. In Advanced VLSI LAB (MEC-251) List of experiment has | | # Rama University Uttar Pradesh, Kanpur Faculty of Engineering & Technology | been revised with approx<br>21% changes in the<br>content. | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | <ul> <li>The Course content of Subject Code MEC-102 <ul> <li>(Architectural Design of ICs) has been revised with approx 15% changes in the content.</li> </ul> </li> <li>The Course content of Subject Code MEC-103 (Analog VLSI Design) has been revised with approx 23% changes</li> </ul> | | | in the content. The Course content of Subject Code MEC-104 (VLSI Technology) has been revised with approx 20% changes in the content. In VLSI Design Lab (MEC-151) List of experiment has been revised with approx 30% changes in the | | | List of experiment. The revised course is presented by Mr. Raghvendra Singh | | The meeting concluded with a vote of thanks to the chair. Date of the Next Meeting: to be decided and conveyed later (Chairman) Encl.: Recommended Curricula attached for consideration and approval. CC 1. Dean 2. Registrar Office # **Study & Evaluation Scheme** # Master of Technology (Electronic & Communication Engineering) [Applicable w.e.f Academic Session 2017-18 till revised] # FACULTY OF ENGINEERING &TECHNOLOGY RAMA UNIVERSITY, UTTAR PRADESH, KANPUR Website: www.ramauniversity.ac.in # RAMA # RAMA UNIVERSITY UTTAR PRADESH, KANPUR A meeting of the Board of Studies of the department of M.Tech Microelectronic & VLSI Design of Faculty of Engineering and Technology Rama University Uttar Pradesh, Kanpur was held on 22 April 2017 at 11 AM. The following members were present: | 1. | MA | Comin | V | Mishra | |-----|-------|-------|-------|--------| | 1 . | IVII. | Samm | Numai | MISINA | Convener 2. Mr. Raghvendra Singh Member 3. Ms. Vijiya Dalawai Member 4. Prof.Shyam Akashe External Member 5. Mr. Sunil Kumar Panday External Member The quorum of the meeting was complete. Agenda of the meeting: - 1. Assessment Criteria - 2. Question Paper Format - 3. Syllabus The meeting resolved unanimously that attached Assessment Criteria, Question Paper Format and Syllabus are justified and approved. Convener Signature: ..... Name : Mr. Samir Kumar Mishra Date: **Internal Members** Signature: Name: Mr. Raghvendra Singh Ms. Vijiya Dalawai Date: **External Members** Signature: 1.... 2. Name: Prof.Shyam Akashe Mr. Sunil Kumar Panday Date: Faculty of Engineering and Technology Course Detail and Evaluation Scheme (Effective from the Session 2017-18) M. Tech. – Microelectronics and VLSI Design # YEAR 1st, SEMESTER-I | S.<br>No. | Course<br>Code | SUBJECT | PE | PERIODS EVALUATION SCHEME | | | | Subject<br>Total | Credit | | |-----------|----------------|----------------------------------|----|---------------------------|---|-----|-----|------------------|--------|-----| | 110. | | | L | Т | P | CE | MTE | ETE | | 4 4 | | | THEORY | SUBJECTS | | | | | | | | | | 1. | MEC101 | Semiconductor Device<br>Modeling | 3 | 1 | 0 | 20 | 20 | 60 | 100 | 4 | | 2. | MEC102 | Architectural Design of ICs | 3 | 1 | 0 | 20 | 20 | 60 | 100 | 4 | | 3. | MEC103 | Analog VLSI Design | 3 | 1 | 0 | 20 | 20 | - 60 | 100 | 4 | | 4. | MEC104 | VLSI Technology | 3 | 1 | 0 | 20 | 20 | 60 | 100 | 4 | | | PRACTIC | AL | | | | | | | | | | 5. | MEC151 | VLSI Design Lab | 0 | 0 | 4 | 30 | 20 | 50 | 100 | 2 | | 6 | MEC152 | Logic Design Lab | 0 | 0 | 4 | 30 | 20 | 50 | 100 | 2 | | | | Total | 12 | 4 | 8 | 140 | 120 | 340 | 600 | 20 | L-Lecture, T-Tutorial, P- Practical, CE- Continuous Evaluation, MTE-Mid Term Examination, ETE-End Term Examination ### **Evaluation Scheme:** Course without practical components For Continuous Evaluation (CE) is such as: 20 Marks 1. Attendance: 5 Marks 2. Assignments/ Quiz / Seminar/Term paper /Project :15Marks MTE - Mid Term Examination: 20 Marks a. First Mid Term Examination: 10 marksb. Second Mid Term Examination: 10 marks ETE - End Term Examination: 60 Marks ### · Course with practical components only For Continuous Evaluation (CE) is such as: 30 Marks Conduct / Perform/Execution / Practical File/ Viva-Voice MTE - Mid Term Examination: 20 Marks a. First Mid Term Examination: 10 marksb. Second Mid Term Examination: 10 marks ETE - End Term Examination: 50 Marks [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page 3 J. ml Buy Just . Str Sur Faculty of Engineering and Technology Course Detail and Evaluation Scheme (Effective from the Session 2017-18) M. Tech. – Microelectronics and VLSI Design # YEAR 1st, SEMESTER-II | S. | Course<br>Code | SUBJECT | | PERIODS Evaluation<br>Scheme | | | | Subject<br>Total | Credit | | |----|----------------|-------------------------------------------------|----|------------------------------|---|-----|-----|------------------|--------|----| | | | | L | Т | P | CE | МТЕ | ETE | | | | | THEORY S | SUBJECTS | | | | | | | | | | 1. | MEC 201 | Digital VLSI Circuit | 3 | 1 | 0 | 20 | 20 | 60 | 100 | 4 | | 2. | MEC 202 | Advance Microprocessor<br>& Microcontroller | 3 | 1 | 0 | 20 | 20 | 60 | 100 | 4 | | 3. | MEC 203 | Low Power VLSI Design | 3 | 1 | 0 | 20 | 20 | 60 | 100 | 4 | | 4. | MEC<br>011-014 | Departmental Elective I | 3 | 1 | 0 | 20 | 20 | 60 | 100 | 4 | | | PRACTIC | AL | | | | | | | | | | 5. | MEC251 | VLSI CAD Lab | 0 | 0 | 4 | 30 | 20 | 50 | 100 | 2 | | 6 | MEC252 | Advance Microprocessor<br>& Microcontroller Lab | 0 | 0 | 4 | 30 | 20 | 50 | 100 | 2 | | | | Total | 12 | 4 | 8 | 140 | 120 | 340 | 600 | 20 | L-Lecture, T-Tutorial, P- Practical, CE- Continuous Evaluation, MTE-Mid Term Examination, ETE-End Term Examination ### **Evaluation Scheme:** Course without practical components For Continuous Evaluation (CE) is such as: 20 Marks - Attendance: 5 Marks - Assignments/ Quiz / Seminar/Term paper /Project :15Marks MTE - Mid Term Examination: 20 Marks - a. First Mid Term Examination: 10 marks - b. Second Mid Term Examination: 10 marks ETE - End Term Examination: 60 Marks # Course with practical components only For Continuous Evaluation (CE) is such as: 30 Marks Conduct / Perform/Execution / Practical File/ Viva-Voice MTE - Mid Term Examination: 20 Marks - a. First Mid Term Examination: 10 marks - b. Second Mid Term Examination: 10 mar ETE - End Term Examination: 50 Marks [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] rage [. Jan Jan hu Faculty of Engineering and Technology Course Detail and Evaluation Scheme (Effective from the Session 2017-18) M. Tech. – Microelectronics and VLSI Design # YEAR 2<sup>nd</sup>, SEMESTER-III | S.<br>No. | Course<br>Code | SUBJECTS | | PERIODS | | | aluation<br>cheme | n | | Credit | |-----------|----------------|---------------------------|---|---------|----|-----|-------------------|-----|---------|--------| | | | | L | Т | P | CE | MT<br>E | ETE | Subject | | | ГНЕ | ORY SUBJ | ECTS | | | | | | | | | | 1. | MEC<br>021-026 | Departmental Elective II | 3 | ,1 | 0 | 20 | 20 | 60 | 100 | 4 | | 2. | MEC<br>031-036 | Departmental Elective III | 3 | 1 | 0 | 20 | 20 | 60 | 100 | 4 | | PRO | JECT | | | | | | | | | | | 3. | MEC 351 | Dissertation I | 0 | 0 | 16 | 200 | 00 | 300 | 500 | 12 | | | | Total | 6 | 2 | 16 | 240 | 40 | 420 | 700 | 20 | L-Lecture, T-Tutorial, P- Practical, CE- Continuous Evaluation, MTE-Mid Term Examination, ETE-End Term Examination ### **Evaluation Scheme:** Course without practical components For Continuous Evaluation (CE) is such as: 20 Marks Attendance: 5 Marks 6. Assignments/ Quiz / Seminar/Term paper /Project :15Marks MTE - Mid Term Examination: 20 Marks a. First Mid Term Examination: 10 marks b. Second Mid Term Examination: 10 marks ETE - End Term Examination: 60 Marks ### Course with practical components only For Continuous Evaluation (CE) is such as: 200 Marks Conduct / Perform/Execution /Practical File/ Viva-Voice/ Dissertation MTE - Mid Term Examination: 20 Marks a. First Mid Term Examination: 10 marks b. Second Mid Term Examination: 10 marks ETE - End Term Examination: 50 Marks [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Thym 8hy Faculty of Engineering and Technology Course Detail and Evaluation Scheme (Effective from the Session 2017-18) M. Tech. – Microelectronics and VLSI Design # YEAR 2<sup>nd</sup>, SEMESTER-IV | S. No. | Course<br>Code | SUBJECT | PERIODS | | | Evaluation<br>Scheme | | | Total<br>Marks | Credit | |---------|----------------|-----------------|---------|---|----|----------------------|-----|-----|----------------|--------| | 5. 110. | Couc | | L | T | P | CE | MTE | ETE | | | | THEC | RY SUBJE | ECTS | | | | | | | | | | 1. | MEC451 | Dissertation II | 0 | 0 | 24 | 300 | 00 | 400 | 700 | 20 | | | | Total | 0 | 0 | 24 | 300 | 00 | 400 | 700 | 20 | L-Lecture, T-Tutorial, P- Practical, CE- Continuous Evaluation, MTE-Mid Term Examination, ETE-End Term Examination ### **Evaluation Scheme:** Course without practical components For Continuous Evaluation (CE) is such as: 20 Marks Attendance: 5 Marks Assignments/ Quiz / Seminar/Term paper /Project :15Marks MTE - Mid Term Examination: 20 Marks a. First Mid Term Examination: 10 marksb. Second Mid Term Examination: 10 marks ETE - End Term Examination: 60 Marks Course with practical components only For Continuous Evaluation (CE) is such as: 300 Marks Conduct / Perform/Execution /Practical File/ Viva-Voice/ Dissertation MTE - Mid Term Examination: 20 Marks a. First Mid Term Examination: 10 marks b. Second Mid Term Examination: 10 marks ETE - End Term Examination: 50 Marks [M.Tech Syllabuş Applicable w. e. f. Academic Session 2017-18] my Jus Page 6 # Semester: 1<sup>st</sup> Subject Name: Semiconductor Device Modeling Course Code: MEC 101 LTPC 3104 # Objectives: The course is designed to meet the objectives of: - 1. To understand operation of semiconductor devices. - 2. To verify the BJT modeling & simulation techniques. ### Course outcomes: - 1. Clear understanding & utilization of MOS & semiconductor microwave devices. - 2. Design and develop different advanced electronic devices. | Unit | Topic | No. of | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Cint | Торіс | Lecture | | Unit I | Electrons and holes in silicon, p-n junction, MOS capacitor, High field effects. MOSFET Devices, Long-channel MOSFETs, Short-channel MOSFETs. CMOS Device Design: MOSFET Scaling, Threshold voltage, MOSFET channel length. Static model, Large signal model and SPICE models, | 8 | | Unit II | BJT modeling: Ebers Moll, Static, large-signal, small- signal models. Gummel - Poon model. Temperature and area effects. Power BJT model, SPICE models, Limitations of GP model; Advanced Bipolar models: VBIC, HICUM and MEXTARM; MOS Transistors: LEVEL 1, LEVEL 2 ,LEVEL 3, BSIM, HISIMVEKV Models | 8 | | Unit III | Threshold voltage modeling. Punch through. Carrier velocity modeling. Short channel effects. Channel length modulation. Barrier lowering, Hot carrier effects. | 8 | | Unit IV | Mobility modeling, Model parameters; Analytical and<br>Numerical modeling of BJT and MOS transistors: | 8 | | Unit V | Introduction to various simulation techniques, Noise modeling;<br>Modeling of hetero-structure devices. | 8 | # Text Book: - Ben G Streetmen and Sanjay Kumar Benerjee, "Solid State Electronics Device" PHI publication. - Muller and Kamins, "Device Electronics for Integrated Circuits", John Welley and sons. # Reference Books: - 3. Millman J. and Halkias .C., "Integrated Electronics", Tata McGraw-Hill. - 4. Robert L. Boylestad and Louis Nashelsky, 8th edn. PHI. - 5. S. Salivahanan, et.al, "Electronic Devices and Circuits", TMH. - 6. Floyd, Electronic Devices, Sixth edition, Pearson Education. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page 7 A Topul Vo Shi 7. I.J. Nagrath, Electronics - Analog and Digital, PHI. # Semester: 1st Subject Name: Architectural Design of ICs Course Code: MEC 102 LTPC 3104 # Objectives: The course is designed to meet with the objectives of - To teach fundamentals of VLSI circuit design and implementation using circuit simulators and layout editors. - 2. To implement combinational and sequential circuits using VHDL # Course Outcomes: Upon Completion of the topics: 1. Realize logic circuits with different design styles. - Simulate and implement combinational and sequential circuits using VHDL systems. - 3. Model digital systems in VHDL and System C at different levels of abstraction. | Unit | Topic | No. of<br>Lecture | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Introduction: VLSI Design flow, Review of VLSI Design flow. Goals of VLSI Design: Optimization of speed, power dissipation, cost and reliability, general design methodologies; Mapping algorithms into Architectures: Signal flow graph, data dependences, data path synthesis, control structures, critical path and worst case timing analysis. | 10 | | Unit II | Hardware Description Languages: Basic concepts of hardware description languages, Hierarchy, modeling, Structural, Dataflow and Behavioral styles of hardware description, Syntax and Semantics of VHDL, Variable and signal types, arrays and attributes. Operators, expressions and signal assignments. Modules, nets and registers, • Concurrent and sequential constructs, Examples of design using VHDL & Verilog. | 8 | | Unit<br>III | Pipeline and parallel architectures: Architecture for real time systems, latency and throughput related issues, clocking strategy, power conscious structures, array architectures | 9 | | Unit IV | Control strategies: Hardware implementation of various control structures, VLIW architecture; Testable architecture: Controllability and observability, boundary scan and other such techniques, identifying fault locations, self reconfigurable fault tolerant structures. | 6 | | Unit V | Data path elements: Data path design philosophies, fast adder, multiplier, driver etc., data path optimization, application specific combinatorial and sequential circuit design, CORDIC unit. | 7 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Sus Sur ### Text Book: - 1. C.Y. Chang and S.M. Sze (Ed), ULSI Technology, McGraw Hill. - 2. Digital circuits and logic design, Samuel C. Lee, PHI. - William I. Fletcher," An Engineering Approach to Digital Design", Prentice Hall India. - 4. Hill & Peterson, "Switching Circuit & Logic Design", Wiley. - 5. Charles H Roth Jr, "Digital System Design using VHDL", Thomson Learning, 2002. - 6. Douglas L Perry, "VHDL: Programming by Example", TMH publication. - 7. Jayram Bhaskar, "VHDL Primer", TMH Pub. - 8. J. Bhaskar, "Verilog HDL Synthesis A Practical Primer", Star Galaxy Publishing, Allentown, PA) 1998. ### Reference books: S. Palnitkar, "Verilog HDL: A Guide to Digital Design and Synthesis", Prentice Hall (NJ, USA), 1996. # Semester: 1<sup>st</sup> Subject Name: Analog VLSI Design Course Code: MEC 103 LTPC 3104 # **Objectives:** The course is designed to meet with the objectives of - 1. To teach fundamentals of analog VLSI design and implementation. - 2. To study the feedback amplifier & high frequency amplifier. # Course Outcomes: Upon Completion of the topics: - 1. Realize logic circuits with different design. - 2. Understand MOS basic feedback, high frequency of differential amplifier. - 3. Able to explain bandgap references. | Unit | | To | pic | | | No. of<br>Lecture | |---------|-----------------------|--------------------------------------------------------------------------------|------------|-----------------------------------|----|-------------------| | Unit I | equivalen<br>cascocde | stage amplifies and models, and folded cascade costs and current mirror costs. | CS, CG and | d Source Follo<br>s, differential | | 8 | | Unit II | HIGH | FREQUENCY | AND | NOISE | OF | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page 9 Shi | | CHARACTERISTICS AMPLIFIERS: Current mirrors, cascode stages for current mirrors, current mirror loads for differential pairs. Miller effect, association of poles with nodes, frequency response of CS, CG and source follower, cascode and differential pair stages Statistical characteristics of noise, noise in single stage amplifiers, noise in differential amplifiers | | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Unit<br>III | FEEDBACK AND OPERATIONAL AMPLIFIERS: Properties and types of negative feedback circuits, effect of loading in feedback networks, operational amplifier performance parameters, One-stage Op Amps, Two-stage Op Amps, Input range limitations, Gain boosting, slew rate, power supply rejection, noise in Op Amps. | 8 | | Unit IV | STABILITY AND FREQUENCY COMPENSATION: General considerations, Multipolesystems, Phase Margin, Frequency Compensation, Compensation of two stage Op Amps, Slewing in two stage Op Amps, Other compensation techniques. | 8 | | Unit V | BANDGAP REFERENCES: supply independent biasing, temperature independent references, PTAT currentgeneration, Constant-Gm Biasing. | 8 | # Text Book: - 1. Behzad Razavi, "Design of Analog CMOS Integrated Circuits", Tata McGraw Hill - 2. Willey M.C. Sansen, "Analog Design Essentials", Springer. # Reference books: - 3. Gray and Mayer "Analysis and Design of Analog Integrated circuit", Welly India. - 4. Grebene, "Bipolar and MOS Analog Integrated circuit design", John Wiley & Sons, Inc. - 5. Phillip E. Allen, Douglas R. Holberg, "CMOS Analog Circuit Design", Second edition, Oxford. Jugar 50 [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] # Semester: 1st Subject Name: VLSI Technology Course Code: MEC 104 LTPC 3104 # Objectives: The course is designed to meet the objectives of: - 1. This course introduces the theory and technology of micro/nano fabrication. Because of the interdisciplinary nature of the subject, its content includes concepts from many disciplines in engineering (electrical, materials, mechanical, chemical) and science. In lecture, we will discuss the theory of basic processing techniques, such as diffusion, oxidation, photolithography, chemical vapor deposition, physical vapor deposition, etching, and metallization. - 2. In the labs section of this course, we will be fabricating three different devices; an MOS capacitor, a micro cantilever, and a micro fluidic device. You will test each device in the lab and prepare a laboratory report for each device. - 3. At the end of this course, one should have a good understanding of the various processing techniques used to micro/nano fabricate. One should understand the theory of the individual processes, how they are characterized, and the interrelationship of these processes when combined to fabricate devices. ### Course outcomes: At the end of this module, students are expected to be able to: 1. To develop knowledge and an understanding of micro and nano fabrication technologies, processes and their applications 2. Demonstrate understanding of specific nanofabrication approaches | Unit | Topic | No. of<br>Lecture | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Semiconductor review and survey of IC processing Roadmap;<br>Concepts of Clean room and safety requirements, Concepts of<br>Wafer cleaning processes and wet chemical etching techniques.<br>Silicon crystal growth and wafer preparation. | 9 | | Unit2 | Unit Processes: Substrate cleaning, Oxidation; Doping techniques: Diffusion, Ion implementation; | 7 | | Unit 3 | Pattern transfer: mask making & different lithography techniques (optical, x-ray, E-Beam, Ion-Beam); Vacuum science & plasmas; Etching: Isotropy, anisotropy, selectivity, wet plasma, RIBE etc.; | 8 | | Unit 4 | Thin films: Physical deposition, evaporation and sputtering; Chemical Vapor Deposition: CVD, LPCVD, PECVD, MOCVD, MBE etc.; Epitaxial growth; Lithography: optical, electron beam, X-ray etc. | 8 | | Unit 5 | Process integration: Device isolation technology (junction, dielectric, LOCOS, trench etc); Advances in Bipolar, MOS and | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] BICMOS process technologies; A case study using process simulation tools. ### **Text Books:** 1. C.Y. Chang and S.M. Sze (Ed), ULSI Technology, McGraw Hill. # Semester: 1<sup>st</sup> Subject Name: VLSI DESIGN LAB Course Code: MEC 151 LTPC 0042 Analog Design Flow - Design an Inverter with given specifications\*, completing the design flow Mentioned below: - a. Draw the schematic and verify the following - i) DC Analysis - ii) Transient Analysis - b. Draw the Layout and verify the DRC, ERC - c. Check for LVS - d. Extract RC and back annotate the same and verify the Design. Verify & Optimize for Time, Power and Area to the given constraint - 2. Design the following circuits with given specifications\*, completing the Design flow mentioned below: - a. Draw the schematic and verify the following - i) DC Analysis - ii) AC Analysis - iii) Transient Analysis - b. Draw the Layout and verify the DRC, ERC - c. Check for LVS - d. Extract RC and back annotate the same and verify the Design. - i) AND, OR, NOR, NAND, XOR, XNOR with using of MOS technology. - 3 Design the following circuits with given specifications\*, completing the Design flow mentioned below: - a. Draw the schematic and verify the following - i) DC Analysis - ii) AC Analysis - iii) Transient Analysis - **b.** Draw the Layout and verify the DRC, ERC - c. Check for LVS - d. Extract RC and back annotate the same and verify the Design. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Chypy Sy Sour Mar - i) Combinational circuit with using of MOS technology. - 4 Simulate a static CMOS circuit to compute f = (AB) + (CD) with least each input can present a maximum of 30 lambda of transistor width. The output must drive a load equivalent to 500 lambda of transistor width. Choose transistor size to achieve least delay and estimate the delay in t. # Semester: 1<sup>st</sup> Subject Name: Logic DesignLab Course Code: MEC 152 LTPC 0042 - 1. HDL code to realize all the logic gates. - Design and Simulation of adder, Serial Binary Adder, Multi Precession Adder, Carry Look Ahead Adder. - 3. Design and analysis of 4 bit binary to gray converter. - 4. Design and analysis of Multiplexer/ Demultiplexer, comparator. - 5. Design and analysis of Full adder using 3 modeling styles. - **6.** Design and analysis of flip flops: SR, D, JK, T. - Design and analysis of 4-bit binary, BCD counters (synchronous/ asynchronous reset) or any sequence counter. - 8. Design and analysis of a N- bit Register of Serial- in Serial –out, Serial in parallel out, Parallel in Serial out and Parallel in Parallel Out. - **9.** Design and analysis of Sequence Detector (Finite State Machine- Mealy and Moore Machines). - 10. Design and analysis of 4- Bit Multiplier, Divider. - Design and analysis of ALU to Perform ADD, SUB, AND-OR, 1's and 2's Compliment, Multiplication and Division. - 12. Design and analysis of Finite State Machine. - **13.** Implementing the above designs on Xilinx/Altera/Cypress/equivalent based FPGA/CPLD kits. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Au 1 Zw - Jour Mrs. # Semester: 2<sup>nd</sup> Subject Name: Digital VLSI Circuit Course Code: MEC 201 LTPC 3104 # Objectives: - 1. To understand how a digital IC is designed under VLSI technology - 2. Application of SRAM, DRAM & RRAM in industry # Course Outcomes: After finishing of this course the students will be able to - - 1. Solve problems occurs in different VLSI industry. - 2. Solve application specific digital IC testing - 3. Discuss the high density memory packaging. - 4. Students will be substantially prepared to take up prospective research assignments. | Unit | Topic | No. of<br>Lecture | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Issues of Digital IC Design: General overview of design<br>hierarchy, layers of abstraction, integration density and Moore's<br>law, VLSI design styles, VLSI hierarchy, Regularity,<br>Modularity and Locality, VLSI Design Flow. | 7 | | Unit II | Logic Design: switch logic, gate restoring logic, Programmable Logic Array (PLAs), Finite State Machine (FSM) as a PLA, personality matrix of a PLA, PLA folding, pseudo-nmos logic, BiCMOS logic gates; Basic Circuit Concepts: sheet resistance and area capacitances of layers, driving large capacitive loads, super-buffers, propagation delay models of cascaded pass transistors, wiring capacitances, switching delay in BiCMOS logic circuits | 8 | | Unit III | Inverter: features of ECL gate, robustness and noise immunity, logic design in ECL, single-ended and differential ECL gates; Dynamic CMOS design: steady-state behavior of dynamic gate circuits, noise considerations in dynamic design, charge sharing, cascading dynamic gates, domino logic, np-CMOS logic, problems in single-phase clocking. | 9 | | Unit IV | Sequential CMOS Logic Circuits: basic regenerative circuits, digital phase-locked loop (DPLL); Low-power CMOS Logic Circuits: low-power design through voltage scaling, estimation and optimization of switching activity, reduction of switched capacitance, adiabatic logic circuits; Subsystem Design: design of arithmetic building blocks like adders and multipliers, barrel and logarithmic shifters, area-time tradeoff, power consumption | 9 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] | | issues. | | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Unit V | Semiconductor Memories: Dynamic Random Access Memories (DRAM), Static RAM, non-volatile memories, flash memories, low-power memory; Case Study (instructor may choose any suitable digital system; in the following, an example is suggested): A RISC Processor - Instruction Set, Pipeline Architecture, Major Logic Blocks, Layout, Functional Verification. | 7 | # Text Book: - 1- Digital Integrated Circuits. Sung-Mo Kang, Yusuf Leblebici. Tata McGraw-Hill - 2- Digital Integrated Circuits VLSI-Rabaey Digital Integrated Circuits. # Semester: 2nd Subject Name: Advance Microprocessor & Microcontroller Course Code: MEC 202 LTPC 3104 # Objectives: The course is design to meet with the objectives of: - 1. To study the Architecture of microprocessor 8086 - 2. To study the programming of 8086 using C. - 3. To study the architecture of INTEL 8051. # Course outcomes: - 1. Understanding basic principle of microprocessor. - 2. Microprocessor programming and interfacing. - 3. Understand efficiency in microprocessor-based system. - 4. Write code or a compiler for a microprocessor which takes advantage of the advanced architectural techniques. | Unit | Topic | No. of<br>Lecture | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | 8085 Microprocessor architecture – signals – Addressing modes – Instruction classification Instruction set—Timing diagram – ALP format – Programming 8085 – 8-bit and 16-bit Operation including stack-subroutine. Introduction to 8086 microprocessor: Architecture of 8086 (Pin diagram, Functional block diagram, Register organization Arithmetic operations, Logic Operations, Branch operation. | 7 | | Unit II | Program structure of 8086, 8086 instruction, Assembler Directives, string, procedures & macros, 8086 interrupts and interrupt applications, Interfacing. | 9 | | Unit<br>III | Microcomputer system peripherals, Introduction of 80386 microprocessors, scheduling, memory management, mode of operation, call gate, privilege levels, Interrupt and Exception handling, Paging, introduction to Pentium Processors. | 7 | | Unit IV | INTEL 8051 architecture, instruction set and programming, Memory mapping, addressing modes, Registers, expanded modes. Interrupt handling timing and serial I/O. Design and application of Micro-Controller in Data acquisition, Embedded | 9 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] | | controllers, Process control etc. | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Unit V | Programming techniques in C: looping, counting and indexing, Programmable peripheral interface, interfacing keyboard and seven segment display and other output devices, 8051 serial port programming. | 8 | # **Text and Reference Books:** - 1. Douglas V Hall "Microprocessors and interfacing" TMH Publication. - 2. Muhammad Ali Mazidi "The 8051Microcontroller and Embedded System" TMH Publication. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] # Semester: 2<sup>nd</sup> Subject Name: Low Power VLSI Design Course Code: MEC 203 LTPC 3104 # Objectives: The course is designed to meet with the objectives of 1. To understand the basics of MOS in different regions of operation and to understand how to apply proper bias voltages so as to operate as a switch or amplifier. 2. To understand the operations of CAD tools in the design and analysis of low power CMOS circuits. # **Course Outcomes:** Upon Completion of the topics: - 1. Students will be able to bias MOS transistors depending on requirements. - 2. Knowledge about operations of low power CMOS circuits. | Unit | Topic | No. of<br>Lecture | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Introduction to VLSI design: MOS Physics, Structure and operation of MOSFETs, MOSFET current-voltage characteristics, MOSFET Modeling, MOSFET Scaling, MOSFET Capacitances. | 9 | | Unit II | Low Power Design: Introduction, Needs of Low power VLSI chips, dynamic power dissipation, short circuit power dissipation, leakage power dissipation. Review of power dissipation in CMOS Circuits – static and dynamic power dissipation Leakage sources. | 8 | | Unit III | MOSFET Scaling: constant field scaling, constant voltage scaling, limitations on scaling of MOSFET, comparison between constant field and constant voltage scaling, advantages of scaling, disadvantages of scaling. | 7 | | Unit IV | Low-Power CMOS Logic Circuits: Introduction, Low – Power Design through voltage scaling, Variable threshold CMOS Circuits, Multiple threshold CMOS circuits, Estimation and Optimization of switching activity, Reduction of Switched Capacitance and Adiabatic Logic Circuits. POWER ESTIMATION: Power Estimation techniques, logic power estimation, Simulation power analysis, Probabilistic power analysis. | 9 | | Unit V | SYNTHESIS AND SOFTWARE DESIGN FOR LOW POWER: Synthesis for low power – Behavioral level transform – software design for low power. | 7 | ### **Text Books:** 1. Kaushik Roy and S.C.Prasad, "Low power CMOS VLSI circuit design", Wiley. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 18 A My Dur M Shyr Smil 2. Dimitrios Soudris, Chirstian Pignet, Costas Goutis, "Designing CMOS Circuits for Low Power", Kluwer. ### Reference Books: - 3. J.B. Kulo and J.H Lou, "Low voltage CMOS VLSI Circuits", Wiley. - A.P. Chandrasekaran and R.W.Broadersen, "Low power digital CMOS design" Kluwer. Semester: 2<sup>nd</sup> Subject Name: Advanced VLSI LAB Course Code: MEC 251 LTPC 0042 - 1- Design the following circuits with given specifications\*, completing the design flow mentioned below: - a. Draw the schematic and verify the following - i) DC Analysis - ii) AC Analysis - iii) Transient Analysis - b. Draw the Layout and verify the DRC, ERC - c. Check for LVS - d. Extract RC and back annotate the same and verify the Design - i) AND, OR, NOR, NAND, NOT - ii) XOR, XNOR - 2 Design an op-amp with given specification\* using given differential amplifier Common source and Common Drain amplifier in library\*\* and completing the design flow mentioned below: - a. Draw the schematic and verify the following - i) DC Analysis - ii) AC Analysis - iii) Transient Analysis - **b.** Draw the Layout and verify the DRC, ERC - c. Check for LVS - d. Extract RC and back annotate the same and verify the Design. - 3 Design an comparator with given specification\* using given differential amplifier Common source and Common Drain amplifier in library\*\* and completing the design flow mentioned below: - a. Draw the schematic and verify the following - i) DC Analysis - ii) AC Analysis - iii) Transient Analysis [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 19 1 mg Wan Shyan - b. Draw the Layout and verify the DRC, ERC - c. Check for LVS - d. Extract RC and back annotate the same and verify the Design. - 4 Design a 4 bit R-2R based DAC for the given specification and completing the design flow mentioned using given op-amp in the library\*\*. - a. Draw the schematic and verify the following - i) DC Analysis - ii) AC Analysis - iii) Transient Analysis - b. Draw the Layout and verify the DRC, ERC - c. Check for LVS - **d.** Extract RC and back annotate the same and verify the Design. For the SAR based ADC mentioned in the figure below draw the mixed signal schematic and verify the functionality by completing ASIC Design FLOW. # Semester: 2<sup>nd</sup> Subject Name: Advanced Microprocessor & Microcontroller LAB Course Code: MEC 252 LTPC 0042 # Experiments Based on Microprocessor (8086/8088) Assembling and Executing the Program - 1. Programs on Data Transfer Instructions. - 2. Programs on Arithmetic and Logical Instructions. - 3. Programs on Branch Instructions. - 4. Programs on Subroutines. - 5. Sorting of an Array. - **6.** Programs on Interrupts (Software and Hardware). - 7. 8086 Programs using DOS and BIOS Interrupts. ### Experiments Based on Interfacing & Microcontroller (8051) - 8. DAC Interface and Waveform generations. - 9. Stepper Motor Control. - Keyboard Interface / LCD Interface. - 11. Data Transfer between two PCs using RS.232 C Serial Port. - 12. Programs on Data Transfer Instructions using 8051 Microcontroller. - 13. Programs on Arithmetic and Logical Instructions using 8051 Microcontroller. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 20 I white May # Departmental Elective I\* - 1. MEC 011 Advance Data Communication Network - 2. MEC 012 Switching Theory and Logic Design - 3. MEC 013 Advance Signal Processing - 4. MEC 014 Fault Tolerant Digital Design # Departmental Elective I Semester: 2nd Subject Name: Advanced Data Communication Network Course Code: MEC 011 LTPC 3104 # **Objectives:** The course is designed to meet with the objectives of: - 1. To know Communication between applications on different computers, - 2. To understand state-of-the-art in network protocols, architectures, and applications, - 3. Examine and comprehend the following networking concepts -basic computer networking concepts including Circuit-switching and Packet-switching, Residential access networks (point-to-point, dialup modem, ADSL, cable modem), Protocol layer stack, Client-Server paradigm, and Packet-switched network delay calculation application-layer applications including Telnet, FTP, DNS, HTTP, SMTP Other state of arts topics including Wireless and Mobile Networks, and Security in Computer Network. - 4. Examine and analyze the following transport-layer concepts: -Transport-Layer services Reliable vs. un-reliable data transfer -TCP protocol -UDP protocol - Examine and synthesize the following network-layer concepts: -Network-Layer services –Routing -IP protocol -IP addressing - Examine and evaluate the following link-layer and local area network concepts: -Link-Layer services - -Ethernet -Token Ring -Error detection and correction -ARP protocol. # Course outcomes: - 1. Explain the roles of key elements in data communication. - 2. Explain the difference between local area and wide area networks, [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 21 of my of my May Shran Com - 3. Explain the uses of WANs with respect of current practice, - 4. Design Explain the uses, hardware requirements and advantages of WANs, - 5. Describe the application and operation of protocols, - 6. Distinguish types of networks, - 7. Compare network topologies, - 8. Describe and distinguish features of node addressing methods, - 9. Describe the standards for industry network architectures. | Unit | Topic | No. of<br>Lectur | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | Unit I | Introduction to Data Communication and Networks: Data Communication, Networks, Physical structures, different topologies, Categories of Networks: LAN, MAN, WAN, Interconnection of networks, The Internet, Protocols and Standards, Standards Organizations. Network Models, Layered tasks, The OSI model, different layers in OSI model. TCP/IP protocol suite; Line Coding Scheme | 7 | | Unit II | <b>Physical Layer:</b> Multiplexing, Frequency Division, Wavelength Division, Circuit Switched Networks, Datagram Networks, Virtual Circuit Networks, Structure of a switch, Ethernet Physical Layer,, HDLC, Point to Point Protocol. | 8 | | Unit<br>III | Data Link Layer: Introduction Types of Errors, Redundancy, Detection Vs Correction, Forward Error Correction Vs Retransmission, Block Coding Error Detection, Error Correction, Hamming Distance, Minimum Hamming Distance Linear Block Codes, Cyclic Codes Cyclic Redundancy Check, Cyclic Code Analysis, Advantages. Checksum, Framing Fixed and Variable Size Flow and Error Control, Protocols, Noiseless Channels, Simplest and Stop and Wait Protocols. Noisy Channels, Stop and Wait Automatic Repeat Request, Go Back N Automatic Repeat Request, Selective Repeat Automatic Repeat Request. HDLC, Point to Point Protocol. | 7 | | Unit<br>IV | Medium Access: Random Access ALOHA, Carrier Sense Multiple Access (CSMA), Carrier Sense Multiple Access with Collision Detection (CSMA/CD), Carrier Sense Multiple Access with Collision Avoidance (CSMA/CA). Controlled Access Reservation, Polling, Token Passing. Channelization Frequency Division Multiple Access (FDMA), Time Division Multiple Access (TDMA), Code Division Multiple Access (CDMA). IEEE Standards, Standard Ethernet, Changes in the Standard, Fast Ethernet, Gigabit Ethernet, IEEE 802.11Architecture, MAC Sub layer, Addressing Mechanism, Physical Layer. Bluetooth Architecture, Radio Layer, Baseband Layer, L2CAP. | 10 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Shyen sul. And Son Mari Connecting LANs: Connecting Devices Passive Hubs, Repeaters, Active Hubs, Bridges, Two Layer Switches, Three Layer Switches, Gateway. Network layer logical addressing. IPv4AddressesAddress Space, Notation, Classful Addressing, Classless Addressing, IPv6 Addresses Structure and Address Space. Internetworking Need For Network Layer, IPv4Datagram, Fragmentation, Routing Delivery forwarding techniques and processes, routing table, Unicast routing, Multicast routing, Transport Layer Protocol: UDP and TCP, ATM, Cryptography, Network Security ### **Text Books:** 1. B. A. Forouzan, "Data Communications and Networking", MGH, 4th ed. # Reference Books: - 2. A. S. Tanenbaum, "Computer Networks", PHI. - 3. W. Stallings, "Data and Computer Communication", PHI. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] May Shyan Sunt 8 # Semester: 2<sup>nd</sup> Subject Name: Switching Theory and Logic Design Course Code: MEC 012 LTPC 3104 # Objectives: 1. To study the sequential logic circuits design both in synchronous and Asynchronous modes for various complex logic and switching devices, their minimization techniques and their realizations. 2. To study the combinational logic design of various logic and switching devices and their realization. ### Course outcomes: At the end of this module, students are able to 1. Design synchronous & asynchronous circuit. 2. Faculty detection in combinational circuit. | Unit | Topic | No. of<br>Lecture | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Vector switching algebra and Vector switching functions. Special class of switching functions: Threshold, Symmetric functions. Functions with decomposable properties, majority and monotonic functions. Logical completeness of switching functions and complete set of logic primitives. | 9 | | Unit2 | Hazards in combinational circuits and hazard free realization.<br>Boolean differential calculus: Computation of Boolean derivatives and differentials. | 7 | | Unit 3 | SYNCHRONOUS SEQUENTIAL CIRCUIT DESIGN: Analysis of clocked synchronous sequential circuits, Moore/Mealy State diagrams, State Table, State Reduction and Assignment, Design of synchronous sequential circuits. ASYNCHRONOUS SEQUENTIAL CIRCUIT DESIGN: Analysis of asynchronous sequential circuit, Cycles Races, Static, Dynamic and Essential hazards, Primitive Flow Table, State Reductions and State Assignment, Design of asynchronous sequential circuits. | 8 | | Unit 4 | Fault detection and location in combinational circuits: Tabular, ENF, Path Sensitizing and Boolean Difference methods. | 8 | | Unit 5 | Sequential machines: Initial uncertainty, successor tree and terminal nodes. Homing, distinguishing and synchronizing sequences Identifications of Sequential machines, checking experiments, Special classes of Sequential machines, Information lossless machine, definitely diagnosable machine and linear sequential circuits. | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Sum Int. Very ### **Text Books:** - Switching and Finite Automata Theory by Zvi Kohavi and Niraj K. Jha, Tata Mc Graw Hill. - 2. Digital circuits and logic design, Samuel C. Lee, PHI. - 3. William I. Fletcher," An Engineering Approach to Digital Design", Prentice Hall India. - 4. Hill & Peterson, "Switching Circuit & Logic Design", Wiley. ### Reference Books: - 5. Charles H. Roth Jr "Fundamentals of Logic Design" Thomson Learning 2004. - 6. Nripendra N Biswas "Logic Design Theory" Prentice Hall of India, 2001. Semester: 2<sup>nd</sup> Subject Name: Advanced Signal Processing Course Code: MEC 013 LTPC 3104 # **Objectives:** - To make the students to understand different types of digital signal processing techniques and tools - To make students familiarization about advanced transform, namely discrete Z transform, Fast Fourier transform and Filters using MATLAB - To make students to apply transform and DSP techniques to design systems of coding & decoding # Course outcomes: At the end of this module, students are able to - 1. Utilize the DSP tools and Techniques, Discrete Z transform, Fast Fourier Transform to design system & analysis - 2. To design important filters FIR, IIR for systems and analysis. | Unit | Topic | No. of<br>Lecture | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Review of Discrete time signals: sequences, representation. Discrete time systems: linear, time in variant, LTI systems, properties, and constant coefficients difference equations. Frequency Domain representation of discrete time signals and systems. | 7 | | Unit II | <b>Review of Z Transform</b> –Properties, ROC, Stability, Causality, Criterion. Inverse Z Transform, Recursive and Non Recursive systems, Realization of discrete time system. | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] **\** And In Vigas | | Discrete Fourier Transforms: Definitions, Properties of the | | |-----------|------------------------------------------------------------------|----| | Unit | DFT, Circular Convolution, Linear Convolution Discrete | | | III | Cosine Transform, Relationship between DFT and DCT. | 7 | | | Computation of DFT: FFT/Decimation in Time and | | | | Decimation in Frequency. | | | | Finite Impulse Response Filter Design: Windowing and the | | | ** ** *** | Rectangular Window, Other Commonly Used Windows, | | | Unit IV | Examples of Filter Designs Using Windows, The Kaiser | 8 | | | Window Application of MATLAB for Design of Digital filter. | | | | Effect of Finite register length in filter Design. | | | | Discrete time Random signals: Discrete time random process, | | | | Averages, Spectrum Representation of finite energy signals, | | | | response of linear systems to random signals. Power spectrum | 10 | | | estimation: Basic principles of spectrum estimation, estimate of | | | Unit V | auto con variance, power spectrum, cross con variance and | | | | cross spectrum. | 10 | | | Advance signal processing technique and transforms: multi | | | | rate signal processing down sampling/up sampling, | | | | introduction to discrete Hilberts Transform, Wavelet | | | | Transform, Haar Transform etc. | | # Text /Reference Books: - 1. Discrete time signal processing by Openheim & Schaffer PHI 2nd Edition. - 2. Digital Signal Processing using MATLAB by S. Mitra. - 3. Digital Signal Processing By Proakis Pearson Education. - **4.** Theory & application of Digital Signal Processing by L. R. Rabiner& B. Gold PHI. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Sagar Ship gunt # Semester: 2<sup>nd</sup> Subject Name: Fault Tolerant Digital Design Course Code: MEC 014 LTPC 3104 # **Objectives:** The course is designed to meet the objectives of: - 1. Acquire knowledge about fault tolerance in arithmetic circuits. - 2. Learn about Fault diagnosis, Fault tolerance measurement. - 3. Acquire knowledge on Software reliability models, and methods. # Course outcomes: Upon Completion of the topics - 1. To explain the concept of reliability & faults in digital circuit. - 2. Understand the design, testing & fault tolerant design. | Unit | Topic | No. of<br>Lectur<br>e | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | Unit<br>I | Basic Concept of Reliability: Definition, Failure Rate, Relation between Mean time and Reliability, Maintainability, Availability, Series and Parallel System. Faults in Digital Circuits: Failures and Faults, Modeling of Faults- (Stuck at Faults, Bridging Faults, Stuck Open Faults), Temporary Faults. | 8 | | Unit<br>2 | <b>Test Generation:</b> Fault Diagnosis of Digital Systems, Test Generation for Combinational Logic Circuits (One Dimension Path Sensitization, Boolean Difference, D- Algorithm, PODEM), Detection of Multiple Faults in Combinational Logic Circuits, Test Generation for Sequential Logic Circuits, Random Testing, Transition Count Testing, Signature Analysis. | 8 | | Unit<br>3 | Fault Tolerant Design of Digital System: Concept of Fault Tolerance, Static Redundancy, Dynamic Redundancy, Hybrid Redundancy, Self Purging Redundancy, Shift out Modular Redundancy, 5MR Reconfiguration Scheme, Fault Tolerant Design of Memory Systems using Error correcting codes, Time Redundancy, Software Redundancy, Fail Soft Operation, Fault Tolerant chip for Design of VLSI Chips. | 8 | | Unit<br>4 | <b>Self Checking and Fail Safe Logic:</b> Design of Totally Self Checking Checkers (Two Rail Checkers, Self Checking checkers for m-out -of - n Codes, Self Checking for Burger codes, Low cost residual code), Self Checking sequential Machine, Partially Self Checking Circuits, Fail Safe Design. | 8 | | Unit<br>5 | <b>Design for Testability:</b> Testability, Controllability and Observability, Design of Testable Combinational Logic Circuits, Testable Design of Sequential Circuits, Scan Path Techniques for Testable sequential circuits design, Level Sensitive Scan Design, Random Access Scan Techniques, Built in Test, Design Testability into | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Maya- suya sun Dogol Logic Boards. # Text Books: - 1. Fault Tolerant and Fault Testable Hardware Design by P. K. Lala, BS publication. - 2. Digital circuits and logic design, Samuel C. Lee, by PHI. - 3. Diraj K. Pradhan, "Fault Tolerant Computer System Design", Prentice Hall. # Reference Books: M. Abramovici, M.A. Breuer, A.D. Friedman, "Digital systems testing and testable design", Jaico Publishing House. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] yair Shir Sund In Som # Departmental Elective II - 1. MEC 021 Artificial Neural Network - 2. MEC 022 Design Of Digital IC - 3. MEC 023 Micro-controller based system design - 4. MEC 024 Advance Computer Architecture - 5. MEC 025 Pattern Recognition - 6. MEC 026 Compound Semiconductors # **Departmental Elective III** - 1. MEC 031 Nano Technology - 2. MEC 032 Memory Technologies - 3. MEC 033 CAD of VLSI Design - 4. MEC 034 Artificial Intelligence - 5. MEC 035 Micro Electro Mechanical System - 6. MEC 036 Information Security [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Songa Shyn Sull # Departmental Elective II # Semester: 3rd Subject Name: Artificial Neural Network Course Code: MEC 021 LTPC 3104 # **Objectives:** The course is designed to meet the objectives of: - 1. understand explain strengths and weaknesses of the neural-network algorithms - 2. Determine under which circumstances neural networks are useful in real applications - 3. distinguish between supervised and unsupervised learning and explain the key principles of the corresponding algorithms # Course outcomes: - 1. understand neural network(NN) paradigms - 2. learn fuzzy logic - 3. have a knowledge of evolutionary computations, genetic algorithm(GA), evolutionary programming, classifier systems, genetic programming parse trees, mathematical foundation of GA variants of GA - 4. efficiently and reliably implement the artificial algorithm and engineering problems, - 5. Describe principles of more general optimization algorithms. | Unit | Topic | No. of<br>Lecture | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit 1 | Introduction: Biological Neural Networks, Characteristics of<br>Neural Networks, Models of Neuron, Basic Learning Rules,<br>Stability & Convergence.<br>Supervised Learning Neural Networks, Adaptive networks,<br>Adaline and madaline, Single layer and multi layer perceptrons<br>Radial basis function networks, Modular neural networks. | 9 | | Unit 2 | Feedback Neural Networks, Analysis of linear auto adaptive feed forward networks, Analysis of pattern storage Networks, Stochastic Networks & Stimulated Annealing, Boltzman machine. Unsupervised Learning Networks, Competitive learning, Kohonen self-organizing maps, learning vector quantization Principal component analysis of Hebbian Learning, Adaptive Resonance Theory. | 10 | | Unit 3 | Architectures for Pattern Recognition, Associative memory, Pattern mapping, Stability – Plasticity dilemma, ART, temporal patterns, Pattern visibility: Neocognitron. | 7 | | Unit 4 | Applications of Neural Networks, Pattern classification, | 7 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] | | Associative memories, Optimization, Applications in Image Processing, Applications in decision making | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------|---| | Unit 5 | Fuzzy Set Theory Introduction to Fuzzy Set with Properties,<br>Fuzzy Relations, Fuzzy Arithmetic, Fuzzy Logic, Applications<br>and Fuzzy Control. | 7 | # **Text Books:** - 1. B. Yegnanarayana, "Artificial Neural Networks", PHI. - **2.** James A Freeman, David M Skapura, "Neural Networks-Algorithm s, Applications and Programming Techniques," Person Education. - **3.** S. N. Sivanandam, S. Sumathi, S. N. Deepa, "Introduction to Neural Networks Using MATLAB 6.0" TMH Publication. Semester: 3<sup>rd</sup> Subject Name: Design of Digital IC Course Code: MEC 022 LTPC 3104 # Objectives: The course is designed to meet with the objectives of - 1. To understand the basics of MOS in different regions of operation and to understand how to apply proper bias voltages so as to operate as a switch or amplifier. - 2. To understand the operations of CAD tools in the design and analysis of MOS circuits. # **Course Outcomes:** Upon Completion of the topics: - 1. Students will be able to bias MOS transistors depending on requirements. - 2. Understand the basic Physics and Modelling of MOSFETs. - 3. Knowledge about operations of MOS circuits. | Unit | Topic | No. of<br>Lecture | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Basic Electrical Properties of MOS circuits: MOS transistor operation in linear and saturated regions, MOS transistor threshold voltage, MOS switch and inverter, latch-up in CMOS inverter; sheet resistance and area capacitances of layers, wiring capacitances; | 7 | | Unit II | CMOS inverter properties - robustness, dynamic performance, regenerative property, inverter delay times, switching power dissipation, Combinational logic design in CMOS | 8 | | Unit<br>III | MOSFET scaling - constant-voltage and constant-field scaling;<br>dynamic CMOS design: steady-state behavior of dynamic gate<br>circuits, noise considerations in dynamic design, charge | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page 31 In Some Výay- Shypin | | sharing, cascading dynamic gates, domino logic, NP-CMOS logic, problems in single-phase clocking, two-phase non-overlapping clocking scheme; | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Unit IV | Subsystem design: design of arithmetic building blocks like adders - static, dynamic, Manchester carry-chain, look-ahead, linear and square-root carry-select, carry bypass and pipelined adders and multipliers - serial-parallel Braun, Baugh-Wooley and systolic array multipliers, barrel and logarithmic shifters, area-time tradeoff, power consumption issues;. | 7 | | Unit V | Designing semiconductor memory and array structures:<br>memory core and memory peripheral circuitry. Virtual and high<br>speed memory design. Custom cell based design. Digital<br>circuit testing and testability | 10 | # **Text Books:** Keshab K. Parhi, "VLSI Digital Signal Processing Systems, Design and implementation" John Wiley & Sons. # Reference Books: 2. U. Meyer -Baese, "Digital Signal Processing with Field Programmable Gate Arrays" Springer. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Vyany Jugan Sul And Dur # Semester: 3<sup>rd</sup> Subject Name: Micro-Controller Based System Design Course Code: MEC 023 L T P C 3 1 0 4 # Objectives: The course is designed to meet the objectives of: The ambitious students, from the school of technology, a platform to build and materialize their original ideas into a realizable product. Purely practical or project based in which the emphasis would be given on application of microcontrollers, logic families, ROM, etc. in designing an embedded system based product. ### Course outcomes: Upon Completion of the topics students able to 1. Explain the design of logic families. 2. Explain the coding of microcontroller using C language. | Unit | Topic | No. of<br>Lecture | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Introduction to embedded systems – hardware and software components –types- examples characteristics –system on chip-challenges in embedded computing system design – embedded system design process. Various logic families, features, comparison, PLA, PAL, GAL, comparison, combinational PAL, PAL, FPGA, and Gate Arrays. | 6 | | Unit II | Embedded C compiler, advantages, memory models, interrupt functions, code optimization, 89C2051 micro-controller-architecture, comparison with 89C51, design of a simple trainer circuit using 89C51/89C2051 μC, interfacing of DIP switch, LED, 7 segment display, alphanumeric LCD, relay interface, design of a traffic light control system, interfacing programs using C and assembly language. | 8 | | Unit<br>III | Analog to digital converters, single slope, dual slope, successive approximation, sigma delta, flash, comparison, typical ICs, A/D interface, digital to analog converters, different types, D/A interface, optically isolated triac interface, design of a temperature control system, interfacing programs using C and assembly language. | 8 | | Unit IV | Serial bus standards, I2C bus, SPI bus, operation, timing diagrams, 2 wire serial EEPROM, 24C04, 3wire serial EEPROM, 93C46, interfacing, serial communication standards, RS232, RS422, RS485, comparison, MAX232 line driver/ receiver, interfacing, interfacing programs using C and | 9 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Shyen sund the same vis | | assembly language, low voltage differential signaling, PC printer port, registers, interfacing, universal serial bus, PCI bus. | | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Unit V | Matrix key board interface, AT keyboard, commands, keyboard response codes, watch dog timers, DS1232 watch dog timer, real time clocks, DS1302 RTC, interfacing ,measurement of frequency, phase angle, power factor, stepper motor interface, dc motor speed control, L293 motor driver, design of a position control system, interfacing programs using C and assembly language. | 9 | # Text/Reference Books: - 1. The 8051 Microcontroller: Muhammad Ali Mazidi, Pearson Education. - 2. The 8051 Microcontroller: Kenneth J Ayala, Penram International. - 3. Digital fundamentals: Floyd, Pearson Education. - 4. Programming and customizing the 8051 μC: Myke Predko, TMH. - 5. Programming with ANSI C and turbo C: Kamthane, Pearson Education. - 6. Microcomputers and Microprocessors: John Uffenbeck, PHI # Semester: 3<sup>rd</sup> Subject Name: Advance Computer Architecture Course Code: MEC 024 LTPC 3104 # **Objectives:** The course is designed to meet the objectives of: - 1. Technical competence in computer architecture and high performance computing. - 2. Development of software to solve computationally intensive problems. #### Course outcomes: Upon Completion of the topics students able to - 1. Describe the principles of computer design. - 2. Classify instruction set architectures. - 3. Describe the operation of performance enhancements such as pipelines, dynamic scheduling, branch prediction, caches, and vector processors. | Unit | Topic | No. of<br>Lecture | |--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Instruction level parallelism ILP- Concepts and challenges,<br>Hardware and software approaches, Dynamic scheduling,<br>Speculation Compiler techniques for exposing ILP, Branch | 7 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 34 I my som Ngan Shyon | | prediction. | | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Unit II | Multiple issue processors vliw & epic, Advanced compiler support, Hardware support for exposing parallelism, Hardware versus software speculation mechanisms, IA 64 and Itanium processors, Limits on ILP. | 8 | | Unit<br>III | Multiprocessors and thread level parallelism Symmetric and distributed shared memory architectures, performance issues synchronization, models of memory consistency, introduction to multithreading. | 9 | | Unit IV | Memory and i/o Cache performance, Reducing cache miss penalty and miss rate, Reducing hit time Main memory and performance, Memory technology. Types of storage devices, Buses, RAID, Reliability, availability and dependability, I/O performance measures, Designing an I/O system. | 8 | | Unit V | Multi-core architectures, Software and hardware multithreading, SMT and CMP architectures, Design issues, Case studies, Intel Multi-core architecture, SUN CMP architecture, heterogeneous, multi-core processors, case study: IBM Cell Processor. | 8 | **1.** John L. Hennessey and David A. Patterson, "Computer architecture – A quantitative Approach, MK publication Elsevier. # Reference Books: - 2. Kai Hwang and Zhi.Wei Xu, "Scalable Parallel Computing", Tata McGraw Hill, T. Cormen, C. Leiserson and R. A. Rivest, Algorithms, MIT Press and McGraw-Hill. - **3.** David E. Culler, Jaswinder Pal Singh, "Parallel computing architecture "A Hardware/software approach", Morgan Kaufmann /Elsevier Publishers. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Ving Thyan sunt # Semester: 3<sup>rd</sup> Subject Name: Pattern Recognition Course Code: MEC 025 LTPC 3104 # **Objectives:** The course is designed to meet the objectives of: This course will serve as a comprehensive introduction to various topics in machine learning. ## Course outcomes: Upon Completion of the topics students able to - 1. Design and implement machine learning solutions to classification, regression, and clustering problems. - 2. Evaluate and interpret the results of the algorithms. | Unit | Topic | No. of<br>Lecture | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | <b>Introduction:</b> Basics of pattern recognition, Design principles of pattern recognition system, Learning and adaptation, Pattern recognition approaches, Mathematical foundations – Linear algebra, Probability Theory, Expectation, mean and covariance, Normal distribution, multivariate normal densities, Chi squared test. | 8 | | Unit II | Statistical Patten Recognition: Bayesian Decision Theory, Classifiers, Normal density and discriminant functions. | 8 | | Unit<br>III | Parameter Estimation Methods: Maximum-Likelihood estimation, Bayesian Parameter estimation, Dimension reduction methods - Principal Component Analysis (PCA), Fisher Linear discriminant analysis, Expectation-maximization (EM), Hidden Markov Models (HMM), Gaussian mixture models. | 7 | | Unit IV | Nonparametric Techniques: Density Estimation, Parzen Windows, K-Nearest Neighbor Estimation, Nearest Neighbor Rule, Fuzzy classification. | 10 | | Unit V | Unsupervised Learning & Clustering: Criterion functions for clustering, Clustering Techniques: Iterative square - error partitional clustering – Kmeans, agglomerative hierarchical clustering, Cluster validation. | 7 | # **Reference Books:** [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] VITIZE Styon Gunt Page 36 - Richard O. Duda, Peter E. Hart and David G. Stork, "Pattern Classification", 2ndEdition, John Wiley, 2006. - 2. C. M. Bishop, "Pattern Recognition and Machine Learning", Springer, 2009. - S. Theodoridis and K. Koutroumbas, "Pattern Recognition", 4thEdition, Academic Press. # Semester: 3<sup>rd</sup> Subject Name: Compound Semiconductors Course Code: MEC 026 LTPC 3104 # Objectives: The course is designed to meet the objectives of: - 1. Making the students to study the characteristics of compound semiconductor. - 2. Making student to understand the future of compound semiconductor. #### Course outcomes: - 1. Clear understanding & application of compound semiconductor. - 2. To explain the concept of optoelectronic devices. | Unit | Торіс | No. of<br>Lecture | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit 1 | Structure, bonding and ionicity of compound semiconductors, binary and ternary alloy systems; phase diagrams - Ga-As, InP, CdTe, and HgCdTe systems; stoichiometry and composition of IIIV and II-V compounds, Charge transport, lattice modes and scattering processes, ionized impurity, acoustic, piezoelectric and polar optical scattering, quantum effects - 2 dimensional transport | 10 | | Unit 2 | quantum hall effect, super lattices, resonant tunneling, transport in presence of magnetic fields, Gunn effect, impact ionization and avalanche breakdown, Optical absorption and emission, band structure, dependence on temperature, pressure, composition and degeneracy, impurity and free carrier absorption. | 9 | | Unit 3 | electrons at heterojunctions, electrons in nanostructures, electrons in coupled nanostructures, photons | 7 | | Unit 4 | substrates and epitaxy, thin films, device processing, electronics, in-plane optoelectronics, out-of-plane optoelectronics | 7 | | Unit 5 | magneto-optical effects, luminescence, heterojunctions and interfaces, growth and process induced defects, deep levels, persistent photoconductivity, Applications of compound semiconductors as sensors and actuators. | 7. | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Fign - Sun In the Vijaza 1. World of Compound semiconductor. Semester: 3<sup>rd</sup> Subject Name: Dissertation-I Course Code: MEC 351 LTPC 001612 Students have to perform a mini project work related to their respective stream in M. Tech. The project work may be software or hardware based. /it may be extendable to major project in next semester. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Visayo Shyan Sunt # Departmental Elective III # Semester: 3rd Subject Name: Nano Technology Course Code: MEC 031 LTPC 3104 # **Objectives:** The course is designed to meet the objectives: - 1. To introduce students with diversified backgrounds to the expanding nano-world. - 2. Lecture and Web-based learning supplemented class materials to increase exposure to students and bring material forward for discussion. - 3. To effectively encouraged not only students but local professionals to participate in design proposals and to pursue further nanotechnology studies. #### Course outcomes: - 1. To demonstrate the ease of application and progression of integrating nanotechnology into the undergraduate education curriculum for engineering students, while providing hands on learning and initial research experience. - 2. This coursework demonstrates substantial opportunities for students and faculty, while bringing forth the nanotechnology paradigm shift opportunities to the masses. | Unit | Topic | No. of<br>Lecture | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Introduction, science behind nanotechnology, bio systems, molecular recognition, quantum mechanics & quantum ideas, optics. Smart materials & Sensors, self healing structures | 7 | | Unit II | Heterogeneous nano structures & composites, encapsulations, natural nanoscale sensors, electromagnetic sensors, biosensors, electronic noses. | 8 | | Unit<br>III | Nanostructures, Micro/Nanodevices, Nanomaterials Synthesis and Applications, Molecule-Based Devices- Introduction to Carbon Nanotubes, Nanowires | 8 | | Unit<br>IV | Introduction to Micro/Nanofabrication Stamping Techniques. Methods and Applications. Materials Aspects of Micro- and Nanoelectromechanical Systems- MEMS/NEMS Devices and Applications, Nanodevices, Scanning Probe Microscopy | 7 | | Unit V | Noncontact Atomic Force Microscopy and Its Related Topics -<br>Low Temperature Scanning Probe Microscopy, Dynamic Force<br>Microscopy- Nanolithography, Lithography using photons,<br>electron beams soft lithography, Bio- medical applications. | 10 | ## Text/Reference Books: [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] - Mark Ratner, Daniel Rattner, "Nanotechnology: A Gentle Introduction to the Next Big Idea", Pearson Education. - Nanotechnology :Principals &practices, Sulbha K. Kulkarni, Capital publishing company, ISBN:-81-85589-29-1. # Semester: 3<sup>rd</sup> Subject Name: Memory Technologies Course Code: MEC 032 LTPC 3104 # Objectives: The course is designed to meet the objectives of: - 1. to make the students to build a solid foundation about different type of RAM. - 2. to make the students to study Digital Logic Gates and Circuits - 3. to provide a clear foundation of Modern Digital Display devices. ## Course outcomes: - 1. clear understanding & utilization of RAM - 2. design and develop of advanced RAM circuits - 3. utilization of Combinational and Sequential circuits. | Unit | Topic | No. of<br>Lecture | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Static Random Access Memories (SRAMs): SRAM Cell Structures-MOS SRAM Architecture-MOS SRAM Cell and Peripheral Circuit Operation-Bipolar, SRAM Technologies-Silicon On Insulator (SOI) Technology-Advanced SRAM Architectures and Technologies-Application Specific SRAMs. | 7 | | Unit II | DRAMs, DRAM Cell, BiCMOS DRAM, Error Failures in DRAM, Advanced DRAM Design and Architecture, Application Specific DRAM, High Density ROMs, PROMs, Bipolar & CMOS PROM, EEPROMs, Floating Gate EPROM Cell, OTP. | 8 | | Unit<br>III | EPROM, EEPROMs, Nonvolatile SRAM, Flash Memories. RAM Fault Modeling, Electrical Testing, Pseudo Random Testing-Megabit DRAM Testing-Nonvolatile Memory Modeling and Testing-IDDQ Fault Modeling and Testing-Application. | 9 | | Unit IV | Specific Memory Testing. General Reliability Issues, RAM Failure Modes and Mechanism, Nonvolatile Memory, Reliability Modeling and Failure Rate Prediction, Reliability Screening and Qualification. Radiation Effects, SEP, Radiation | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page 40 And Or . Vijary Shyan South | | Hardening Techniques. Process and Design Issues, Radiation Hardened Memory Characteristics, Radiation Hardness Assurance and Testing. | | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Unit V | Ferroelectric Random Access Memories (FRAMs), Gallium Arsenide (GaAs) FRAMs, Analog Memories, Magneto Resistive Random Access Memories(MRAMs), Experimental Memory Devices. Memory Hybrids (2D & 3D), Memory Stacks, Memory Testing and Reliability Issues, Memory Cards, High Density Memory Packaging, Future Directions, Introduction to digital tablet PC, LCD, DVD player etc. | 8 | #### Text/Reference Books: - 1. Ashok K. Sharma, "Semiconductor Memories Technology, Testing and Reliability "Prentice- - Hall of India Private Limited, New Delhi, 1997. - 2. Manish Verma and Peter Marwedel "Advance Memory optimization techniques for Low Power Embedded processors", Springer Publication. - 3. Wen C. Lin, "Handbook of Digital System Design", CRC Press. Semester: 3<sup>rd</sup> Subject Name: CAD of VLSI Design Course Code: MEC 033 LTPC 3104 ## Objectives: The course is designed to meet the objectives of: - To provide an introduction to the fundamentals of Computer-Aided Design tools for the modeling, design, analysis & test. - 2. Verification of digital Very Large Scale Integration (VLSI) systems. # Course outcomes: - Establish comprehensive understanding of the various phases of CAD for digital electronic systems, from digital logic simulation to physical design, including test and verification. - 2. Demonstrate knowledge and understanding of fundamental concepts in CAD. - Demonstrate knowledge of computational and optimization algorithms and tools applicable to solving CAD related problems. - 4. Establish capability for CAD tool development and enhancement. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 41 And Do Vijaya Chyan Synt | Unit | Topic | No. of<br>Lecture | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | VLSI DESIGN METHODOLOGIES: Introduction to VLSI Design methodologies, Review of Data structures and algorithms, Review of VLSI Design automation tools, Algorithmic Graph Theory and Computational Complexity, Tractable and Intractable problems, general purpose methods for combinatorial optimization. | 8 | | Unit II | <b>DESIGN RULES:</b> Layout Compaction, Design rules, problem formulation, algorithms for constraint graph compaction, placement and partitioning, Circuit representation, Placement algorithms, partitioning | 8 | | Unit<br>III | <b>FLOOR PLANNING:</b> Floor planning concepts, shape functions and floor-plan sizing, Types of local routing problems, Area routing, channel routing, global routing, algorithms for global routing. | 7 | | Unit IV | <b>SIMULATION:</b> Simulation, Gate-level modeling and simulation, Switch-level modeling and simulation, Combinational Logic Synthesis, Binary Decision Diagrams, Two Level Logic Synthesis. | 9 | | Unit V | MODELLING AND SYNTHESIS: High level Synthesis, Hardware models, Internal representation, Allocation assignment and scheduling, Simple scheduling algorithm, Assignment problem, High level transformations. | 8 | 1. K. Hoffman and R.E. Kunze, Linear Algebra, Prentice Hall (India). [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] # Reference Books: - 2. N. Balabanian and T.A. Bickart, Linear Network Theory: Analysis, Properties, Design and Synthesis, Matrix Publishers. - 3. T. Cormen, C. Leiserson and R. A. Rivest, Algorithms, MIT Press and McGraw-Hill. In In Njyaya Shyan sund # Semester: 3<sup>rd</sup> Subject Name: Artificial Intelligence Course Code: MEC 034 LTPC 3104 # **Objectives:** The course is designed to meet the objectives of: 3. To introduce the fundamental concepts of artificial intelligence; - 4. To equip students with the knowledge and skills in logic programming using Prolog; - 5. To explore the different paradigms in knowledge representation and reasoning; - 6. To understand the contemporary techniques in machine learning; - To evaluate the effectiveness of hybridization of different artificial intelligence techniques. #### Course outcomes: - 5. understand the history, development and various applications of artificial intelligence; - 6. familiarize with propositional and predicate logic and their roles in logic programming; - understand the programming language Prolog and write programs in declarative programming style; - 8. master the skills and techniques in machine learning, such as decision tree induction, artificial neural networks, and genetic algorithm; | Unit | Topic | No. of<br>Lecture | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit 1 | Introduction to Artificial Intelligence Definition, AI Applications, AI representations, properties of internal representations Heuristic Search Techniques, Best File Search, Mean and End Analysis, A* and AO* Algorithms. | 9 | | Unit 2 | Neural Networks, Learning by training neural networks, Introduction to neural net works, Neural net architecture & applications, Natural language processing & understanding & paragmatic, Syntactic, Semantic, Qualities, finite state machines, RTN, ATN, understanding sentences. | 8 | | Unit 3 | Game Playing & Predicate Logic Minimax search procedure,<br>Alpha-beta cut-offs, Waiting for Quiescence, Secondary<br>Search, Predicate Calculus, Predicate and arguments, ISA<br>Hierarchy, Frame Notation, Resolution, Natural Deduction. | 8 | | Unit 4 | Knowledge Representation Using Non-Monotonic Logic Truth<br>Maintenance System, Statistical and Probabilistic Reasoning,<br>Semantic-net Frames, Script, Conceptual Dependency. | 7 | | Unit 5 | Planning Block world, strips, Implementation using goal stack,<br>Non-linear planning using goal stacks, Hierarchical planning,<br>List commitment strategy.<br>Expert Systems Utilization and functionality, Architecture of | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 43 And soul Vyiza | expert systems, Knowledge representation, Two case studies on | | |---------------------------------------------------------------|--| | expert systems. | | #### Reference Books/Text Books: - 1. Ela Kumar, "Artificial Intelligence" I. K. International. - 2. Rajendra Akerkar, "Introduction to Artificial Intelligence" PHI - 3. K. Uma Rao, "Artificial Intelligence and Neural Network", Pearson Publication - **4.** Eugane. Charniak, Drew McDermott, "Introduction to Artificial Intelligence", Pearson Education. - 5. Kishan Mehrotra, Sanjay Rawika, K. Mohan, "Artificial Neural Network". - 6. Rajendra Akerkar, "Introduction to Artificial Intelligence", Prentice Hall Publication. - S. N. Sivanandam, S. Sumathi, S. N. Deepa, "Introduction to Neural Networks Using MATLAB" TMH Publication. # Semester: 3<sup>rd</sup> Subject Name: Micro Electro Mechanical System Course Code: MEC 035 LTPC 3104 # Objectives: The course is designed to meet the objectives of: - 1. Introduction to MEMS and micro fabrication - To study the essential material properties. - 3. To study various sensing and transduction technique. - 4. To know various fabrication and machining process of MEMS. - 5. To know about the polymer and optical MEMS. #### Course outcomes: - 1. Be familiar with the important concepts applicable to MEMS, their fabrication. - 2. Be fluent with the design, analysis and testing of MEMS. - 3. Apply the MEMS for different applications. | Unit | Topic | No. of<br>Lecture | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit 1 | INTRODUCTION TO MICROSYSTEMS: Review of microelectronics manufacture and introduction to MEMS Overview of Microsystems technology. Laws of scaling. The multi disciplinary nature of MEMS. Survey of materials central to micro engineering. Applications of MEMS in various industries. | 9 | | Unit 2 | MICRO MANUFACTURING TECHNIQUES: Photolithography, Film deposition, Etching processes, Bulk micro machining, silicon surface micro machining, LIGA | 8 | [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 44 175 Dust Vivayez | | process, Rapid micro product development. | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Unit 3 | MICRO SENSORS AND MICRO ACTUATORS: Energy conversion and force generation, Electromagnetic Actuators, Reluctance motors, piezoelectric actuators, bi-metal-actuator Friction and wear. Transducer principles, Signal detection and signal processing, Mechanical and physical sensors, Acceleration sensor, pressure sensor, Sensor arrays. | 9 | | Unit 4 | INTRODUCTION TO MICRO / NANO FLUIDS: Fundamentals of micro fluidics, Micro pump – introduction – Types – Mechanical Micro pump – Non Mechanical micro pumps, Actuating Principles, Design rules for micro pump – modeling and Simulation , Verification and testing – Applications. | 7 | | Unit 5 | MICROSYSTEMS DESIGN AND PACKAGING: Design considerations, Mechanical Design, Process design, Realization of MEMS components using intellisuite. Micro system packaging, Packing Technologies, Assembly of Microsystems, Reliability in MEMS. | 7 | - 1. Mohamed Gad el Hak, MEMS Handbook, CRC Press, 2002. - 2. Rai-Choudhury P. MEMS and MOEMS Technology and Applications, PHI Learning Private Limited, 2009. # Reference Books: - 3. Sabrie Solomon, Sensors Handbook, Mc Graw Hill, 1998. - 4. Marc F Madou, Fundamentals of Micro Fabrication, CRC Press, 2nd Edition, 2002. - 5. Francis E.H. Tay and W.O. Choong, Micro fluidics and Bio mems application, IEEE Press New York, 1997. - 6. Trimmer William S., Ed., Micromachanics and MEMS, IEEE Press New York, 1997. - 7. Maluf, Nadim, An introduction to Micro electro mechanical Systems Engineering, AR Tech house, Boston 2000. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] # Semester: 3<sup>rd</sup> Subject Name: Information Security Course Code: MEC 036 LTPC 3104 # **Objectives:** The course is designed to meet the objectives of: - 1. Introducing basic concepts of information security, web security & database security that we use in our day-to-day life. - 2. To have clear understanding of various 3GPP concepts and non 3GPP. #### Course outcomes: - 1. Understand the design and develop different aspects of information & web security. - 2. Understand various 3GPP based system and Non 3GPP systems. | Unit | Topic | No. of<br>Lecture | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | Unit I | Information Security: Attacks on information, components of Information Security, Cryptographic techniques, public & private key, mathematical tools of cryptography, Cryptography techniques, Authentication access control, Digital signature, Certificates & standards. | 9 | | Unit II | Cypher Algorithm: Design principles of block ciphers & Block Cipher Algorithms, Electronic mail security, RSA algorithm, MD5, IDEA, RC2, RC5 algorithm, Stenography techniques. | 8 | | Unit<br>III | <b>Web Security:</b> SSL protocol security, HTTPS, WTLS protocol in WAP, Introduction to Web based bio AuC, issues of s/w piracy & copyright, Introduction to IT act 2000. | 7 | | Unit IV | Mobile Attacks: 3 GPP security, Mobile Virtual Private n/w, Smart Card security, RFID security, Mobile Agent security, Mobile virus, mobile worms | 8 | | Unit V | <b>Database Security Systems:</b> Network security concept, Trojans, Intrusion detection, Firewall, Cyber law related to Ecommerce. | 8 | #### Reference Books: - Stallings, William- "Cryptography & Network Security: principle and Practices" Pearson Education. - Asoke K Talukder, Hasan Ahamad, Roopa R Yavagal "Mobile Computing" TMH Publication. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page | 46 VDan Shyan # Semester: 4<sup>th</sup> Subject Name: Dissertation-II Course Code: MEC 451 LTPC 002024 A student has to make a latest technology based project in their respective stream. It may be hardware or software based. [M.Tech Syllabus Applicable w. e. f. Academic Session 2017-18] Page 47 Vyga Shyan